#### UNITED STATES OF AMERICA BEFORE FEDERAL TRADE COMMISSION

**PUBLIC** 

In the Matter of

RAMBUS INCORPORATED,

Docket No. 9302

a corporation.

## COMPLAINT COUNSEL'S MOTION FOR ACCEPTANCE OF CORRECTED VERSION OF "ATTACHMENT A" TO COMPLAINT COUNSEL'S MOTION FOR ADDITIONAL ADVERSE INFERENCES AND OTHER APPROPRIATE RELIEF NECESSARY TO REMEDY RAMBUS INC.'S INTENTIONAL SPOLIATION OF EVIDENCE

On March 27, 2003, Complaint Counsel Filed a Motion for Additional Adverse Inferences and

Other Appropriate Relief Necessary to Remedy Rambus Inc.'s Intentional Spoliation of Evidence

("Motion"). Upon reviewing "Attachment A" to the Motion, Complaint Counsel discovered

typographical errors and one duplicate adverse inference. Accordingly, Complaint Counsel requests

that Your Honor accept the corrected version of "Attachment A," filed herewith, as a substitute for the

version filed initially.

Respectfully submitted,

M. Sean Royall Geoffrey D. Oliver Lisa D. Rosenthal Sarah E. Schroeder BUREAU OF COMPETITION FEDERAL TRADE COMMISSION Washington, D.C. 20580 (202) 326-3663 (202) 326-3496 (facsimile)

COUNSEL SUPPORTING THE COMPLAINT

Dated: March 27, 2003

# ATTACHMENT A Proposed Adverse Inferences

#### **Rambus's Business Strategy**

1. From its inception, Rambus's business strategy has been to obtain high royalties through licensing its technology for use in a widely adopted DRAM industry standard.

2. From its inception, Rambus knew that industry standards play a critically important role in the DRAM marketplace.

3. From its inception, Rambus knew that at any given time there is likely to be only one dominant industry standard for commodity (as opposed to specialized) DRAMs, and that all commodity DRAM producers are forced by market forces to produce products complying with the dominant industry standard.

4. From its inception, Rambus knew that the most valuable DRAM-related patents are ones that cover technologies that must be used to be in compliance with the dominant industry standard.

5. Through most of the 1990s, Rambus's primary business strategy was to establish its proprietary RDRAM architecture as the dominant industry standard for modern DRAM devices, and then to charge high royalties for the use of RDRAM technology.

6. In or around early 1992, Rambus developed an alternative plan for obtaining high royalties associated with DRAM industry standards – namely, a plan to secure patent rights over alternative standards that were emerging to compete with RDRAM, including but not limited to JEDEC's work on SDRAM standards.

7. From roughly mid-1992 through late 1999 or early 2000, Rambus simultaneously pursued two alternative strategies for obtaining patent rights over widely adopted DRAM industry standards: (1) its public strategy of achieving market success with its RDRAM proprietary technology; and (2) its private and secretive strategy of securing patent rights over JEDEC's RAM standards.

8. Rambus referred to the second strategy as "playing the IP card" against DRAM markers.

9. Rambus's central business objective throughout the 1990s was to work aggressively

toward achieving market success for RDRAM, with the understanding that if failed to succeed with RDRAM, it would "play the IP card" – i.e., assert patent claims over competing standards, principally including JEDEC's SDRAM and DDR SDRAM standards.

10. From roughly late 1996 through sometime in 1999, Rambus placed great hope and confidence in the potential for RDRAM – with the strong backing of Intel – to succeed as the dominant DRAM industry standard.

11. Rambus's strategy was to conceal its JEDEC-related patents and patent applications unless or until its relationship with Intel "blew up."

12. Rambus's relationship with Intel did "blow up" in 1999, and the same month that this occurred Rambus shifted aggressively to its alternative business strategy of "playing the IP card" – i.e., enforcing JEDEC-related patents – against DRAM makers, and others whose products interoperate with DRAMs (e.g., chipsets).

13. In enforcing its JEDEC-related patents against DRAM makers, Rambus was determined to charge royalties higher than the royalties that it charged for its proprietary RDRAM technology.

14. Rambus set its royalties for SDRAM and DDR SDRAM devices at levels (.75% and 3.5%, respectively) that it believed would cause these products to be less competitive vis-a-vis RDRAM.

15. Thus, in asserting JEDEC-related patents, Rambus sought to achieve two primary goals: (1) collecting massive revenues off of the production of DRAMs complying with the industry-dominant JEDEC standards, and (2) reducing competition for its proprietary DRAM architecture.

16. Through its assertion of JEDEC-related patents, Rambus also has sought to reduce or eliminate JEDEC's continuing influence over DRAM-related industry standards.

## **Rambus's Motives for Joining and Participating in JEDEC**

17. Rambus joined JEDEC as part of its business strategy of obtaining high royalties for use of its technology in widely adopted DRAM industry standards.

18. Very early on in its JEDEC membership, Rambus considered the possibility of presenting its RDRAM technology to JEDEC as a proposed standard, but later concluded that this approach would be inconsistent with Rambus's licensing-based business model, inasmuch as having RDRAM standardized by JEDEC would restrict Rambus's flexibility in licensing to whomever it wished on whatever terms it wished.

19. Shortly after joining JEDEC, Rambus concluded that the organization's ongoing efforts to develop specifications for a new synchronous DRAM standard would involve use of technologies that Rambus believed to be covered by its existing patent applications, or which could be covered through amendments to such pending applications.

20. From mid-1992 through the present, Rambus has engaged in efforts, in conjunction with its patent attorneys, to amend existing patent applications to cover technology features that were being discussed within JEDEC for potential use in JEDEC's RAM standards.

21. Rambus chose to remain in JEDEC for over four years in part because of the benefits it derived from being present to observe JEDEC presentations, witness technology-related debates among JEDEC members, and glean information about the future direction of JEDEC's standardization efforts – such information helped Rambus in its efforts to write new and amended patent claims designed to cover technologies that it knew to be, or expected would be, encompassed by JEDEC's RAM standards.

22. Rambus also remained in JEDEC because it knew that its presence and participation, combined with its pattern of misleading conduct, substantially increased the likelihood that JEDEC would proceed to develop DRAM-related standards incorporating technologies over which Rambus could later assert patent rights.

## Rambus's Knowledge of JEDEC's Purposes, Rules, and Procedures

23. Rambus knew that JEDEC was firmly committed to the principle of developing "open" standards, free to be used by anyone, and unencumbered – wherever possible – by proprietary patent claims.

24. Rambus knew that JEDEC and its members maintained a commitment to avoid the incorporation of patented technologies into its published standards.

25. Rambus knew that JEDEC's rules and procedures imposed upon all participants a duty to participate in good faith.

26. Rambus knew that JEDEC prohibited the incorporation of patented or patent-pending technology into a standard unless the patent owner, or applicant, committed in advance to license the technology on royalty-free or otherwise reasonable and non-discriminatory terms.

27. Rambus also knew that providing such assurances alone did not guarantee that the patented or patent-pending technology would be used in JEDEC's standards.

disclose patents or patent applications could not be avoided simply by withdrawing from the organization in lieu of disclosure.

38. Rambus knew, throughout its membership in JEDEC, that by voluntarily choosing to participate as a member of JEDEC, it was impliedly committing itself to be legally bound by JEDEC's rules and procedures and all other duties and expectations normally incumbent upon JEDEC members.

#### Rambus's Knowledge of the Activities at JEDEC

39. Between December 1991 and June 1996, Rambus knew that various members of the JC-42.3 Subcommittee made presentations proposing to incorporate the following technologies or features into JEDEC's DRAM standards:

- c programmable latency via a control register;
- c programmable access latency;
- c a writable configuration register permitting programmable CAS latency;
- C the use of control registers to contain values which control RAS and CAS access timing;
- C the use of control registers to contain values;
- c auto precharge;
- c auto precharge options available during the column portion of any cycle;
- C a proposal permitting the user to specify that the bank currently being accessed precharge itself as soon as the burst is completed;
- C internally precharging a bank without first receiving a separate precharge command;
- c data output occurring on both edges of an external clock;
- C output of a first portion of data in response to a rising edge of a clock signal and a second portion of data in response to a falling edge of a clock signal;
- C input of a first portion of data in response to a rising edge of a data strobe and a second portion of data in response to a falling edge of a data strobe;

- C output of a first portion of data synchronously with respect to a rising edge of an external clock signal and a second portion of data synchronously with respect to a falling edge of the external clock signal;
- C input of a first portion of data synchronously with respect to a first external data strobe and a second portion of data synchronously with respect to a second external data strobe;
- C output a first portion of data synchronously with respect to a first external clock signal and a second portion of data synchronously with respect to a second external clock signal;
- C use of a dual edge clocking scheme which inputs and outputs data synchronously with the rising and falling edge of an external clock;
- c sampling of data occurring on both edges of an external clock;
- C data output occurring on the rising edge of an external clock and the falling edge of the external clock;
- clocking data on both edges of the clock;
- C use of both edges of the clock for transmission of address, commands, or data;
- C a receiver circuit for latching information in response to a rising edge of the clock signal to the falling edge of the clock signal;
- c on-chip PLL or on-chip DLL circuitry;
- C phase locked loop circuitry or delay locked loop circuitry to generate an internal clock signal using an external clock signal;
- c having phase lock loop on DRAM to control delays inside and outside DRAM;
- c using a PLL/DLL circuit on a DRAM to reduce input buffer skews;
- C DRAM with PLL clock generation;
- c using PLL on an SDRAM; and

c using a DLL to compensate for the output delay.

40. Even after withdrawing from JEDEC, Rambus closely monitored JEDEC's ongoing work on SDRAM standards, including work involving specific technologies on which Rambus sought to perfect patent rights.

### Rambus's Knowledge as to How its Patents or Patent Applications Related to JEDEC Work

41. From late 1991 to mid 1996, while participating in JEDEC's development of RAM standards, Rambus reasonably believed that the JEDEC RAM standards being developed at that time would require the use of patents held or applied for by Rambus.

42. From late 1991 to mid 1996, Rambus reasonably believed that the following technologies or ideas, proposed for inclusion in the JEDEC RAM standards during the period of

- C output of a first portion of data synchronously with respect to a first external clock signal and a second portion of data synchronously with respect to a second external clock signal;
- C data output occurring synchronously with respect to both a first external clock signal and a second external clock signal;
- C input of a first portion of data synchronously with respect to a first external clock signal and a second portion of data synchronously with respect to a second external clock signal;
- c data input occurring synchronously with respect to both a first and a second external clock signal;
- C data input and output occurring synchronously with the rising and falling edge of an external clock, according to a dual edge clocking scheme;
- c inputting a first portion of data in response to a rising edge of a clock signal and a second portion of data in response to a falling edge of a clock signal;
- C outputting a first portion of data synchronously with respect to a rising edge of an external clock signal and a second portion of data synchronously with respect to a falling edge of the external clock signal;
- c inputting a first portion of data synchronously with respect to a rising edge of an external clock signal and a second portion of data synchronously with respect to a falling edge of the external clock signal;
- c data input occurs synchronously with respect to both the rising edge of the external clock and the falling edge of the external clock signal;
- C outputting a first portion of data synchronously with respect to a first external clock signal and a second portion of data synchronously with respect to a second external clock signal;
- c inputting a first portion of data synchronously with respect to a first external clock signal and a second portion of data synchronously with respect to a second external clock signal;
- c use of phase locked loop circuitry or delay locked loop circuitry to generate an

internal clock signal using an external clock signal;

- c having a phase lock loop on DRAM to control delays;
- c using a PLL/DLL circuit on a DRAM to reduce input buffer skews;
- c using a PLL clock generation;
- c using a PLL on an SDRAM;
- c using a DLL to compensate for the output delay in a DRAM; and
- c using an on-chip PLL or DLL to ensure that the data strobe and data coming off of a DRAM chip are sufficiently synchronized to the system clock so that the memory controller can capture that data.

#### Rambus's Efforts to Broaden and Expand Its Patent Claims to Cover Technologies Incorporated into JEDEC Standards

43. During its participation at JEDEC, Rambus reasonably believed it could perfect its patent rights by amending pending claims of its '898 patent application and later-filed progeny to cover technologies proposed to be incorporated into JEDEC's DRAM-related standards.

44. Between December 1991 and June 1996, Rambus attempted to amend its patent claims to cover JEDEC work relating to the following technologies, so that if included in a JEDEC standard, use of such technologies in JEDEC-compliant devices would infringe Rambus patents:

- c programmable CAS latency;
- c programable burst length;
- C dual edge clock;
- c on-chip DLL or on-chip PLL circuitry;
- C using a programmable register operative to store information specifying a manner in which the semiconductor device is to respond to a read request or a write request;
- C use of a register to store a value to determine CAS latency, where that value can be changed by programming the mode register;

- C use of a programmable register to store a value that is representative of a delay time after which the device responds to a read request;
- c use of a register to store a value to determine CAS latency;
- use of a programmable register to store a value which is representative of a delay time, that value being a number of clock cycles of an external clock, after which the SDRAM responds to a read request;
- C use of a programmable access-time register operative to store information specifying a value indicative of an access time for the device, such that the device waits for the access time before responding to a read request;
- C use of a register to store a value to determine burst length, where that value can be changed by programming the mode register;
- C use of a register to store a value to determine block size, where that value can be changed by programming the mode register;

#### c use of a programmable

c output of a first portion of data synchronously with respect to a rising edge of

external clock signal and the falling edge of the external clock signal;

- C inputting a first portion of data synchronously with respect to a rising edge of an external clock signal and a second portion of data synchronously with respect to a falling edge of the external clock signal;
- c data input occurring synchronously with respect to both the rising edge of the external clock and the falling edge of the external clock signal;
- C outputting a first portion of data synchronously with respect to a first external clock signal and a second portion of data synchronously with respect to a second external clock signal;
- C data output occurring synchronously with respect to both a first external clock signal and a second external clock signal;
- C inputting a first portion of data synchronously with respect to a first external clock signal and a second portion of data synchronously with respect to a second external clock signal;
- C using a dual edge clocking scheme which inputs and outputs synchronously with the rising and falling of an external clock;
- C use of phase locked loop circuitry or delay locked loop circuitry to generate an internal clock signal using an external clock signal;
- c having a phase lock loop on DRAM to control delays;
- c using a PLL/DLL circuit on a DRAM to reduce input buffer skews;
- c using a PLL clock generation;
- c using a PLL on an SDRAM;
- c using a DLL -0.44nuslm6F Tw 91 Tw (using a DLL -0

Page 16 of 24

53. Rambus knew that, after withdrawing from JEDEC – up until the time it began to enforce its JEDEC-related patents – it never disclosed either to JEDEC or to individual JEDEC members information sufficient to place them (individually or collectively) on notice of the fact that Rambus possessed (or reasonably believed it possessed) patents and pending patents that would (or might) be infringed by devices built in accordance with JEDEC standards.

54. Rambus knew that, in the course of making disclosures to DRAM makers and others in the context of licensing-related discussions involving Rambus's RDRAM architecture, it never disclosed either to JEDEC or to individual JEDEC members information sufficient to place them (individually or collectively) on notice of the fact that Rambus possessed (or reasonably believed it possessed) patents and pending patents that would (or might) be infringed by devices built in accordance with JEDEC standards.

55. Rambus knew that, through availability of Rambus's foreign patents and patent applications, neither JEDEC nor individual JEDEC members could gather sufficient information to place them (individually or collectively) on notice of the fact that Rambus possessed (or reasonably believed it possessed) patents and pending patents that would (or might) be infringed by devices built in accordance with JEDEC standards.

56. Rambus knew that, through its disclosure of the '703 patent to JEDEC, it did not provide JEDEC or individual JEDEC members with sufficient information to place them (individually or collectively) on notice of the fact that Rambus possessed (or reasonably believed it possessed) patents and pending patents that would (or might) be infringed by devices built in accordance with JEDEC standards.

57. Rambus knew that, through its participation in JEDEC, it did nothing that would have served to place JEDEC or its members (individually or collectively) on notice of the fact that Rambus possessed (or reasonably believed it possessed) patents and pending patents that would (or might) be infringed by devices built in accordance with JEDEC standards.

58. Rambus knew that the limited disclosures it made to IEEE or the SynkLink Consortium, relating to Rambus patents, would not have served to place JEDEC or its members (individually or collectively) on notice of the fact that Rambus possessed (or reasonably believed it possessed) patents and pending patents that would (or might) be infringed by devices built in accordance with JEDEC standards.

59. Rambus knew that the limited disclosures it made to JEDEC in a letter concerning the SynkLink technology would not have served to place JEDEC or its members (individually or collectively) on notice of the fact that Rambus possessed (or reasonably believed it possessed) patents and pending patents that would (or might) be infringed by devices built in accordance with JEDEC standards.

60.

67. During its participation at JEDEC, Rambus knew that JEDEC and its members would be capable of developing commercially viable alternative standards that avoided Rambus's patents and patent applications.

68. Rambus knew that the following technologies, among others, were commercially viable alternatives to various Rambus patented or patent-pending technologies:

• per

- c using a burst-EDO style protocol where each CAS pulse toggles out a single column of data;
- C using an existing pin or a new, dedicated pin to identify the burst length via multiple voltage levels;
- c moving the PLL/DLL circuitry to the memory controller;
- c moving the PLL/DLL circuitry to each DIMM;
- c using a periodic calibration technique;
- c using a vernier method to measure and account for dynamic changes in skew;
- c putting the DLL on the memory controller;
- C use of off-chip (on-module) DLLs;
- c increasing the speed at which DRAM's could operate;
- C interleaving data between different DIMM's onto the same data bus;
- C interleaving data between different banks on each DRAM onto the same data bus;
- C increasing the width of the data bus;
- C use of two or more interleaving memory banks on-chip and assigning a different clock signal to each bank;
- c keeping each DRAM single data rate and interleaving banks on the module;
- c increasing the number of pins per DRAM;
- C increasing the number of pins per module;
- c doubling the clock frequency;
- C use of simultaneous bidirectional I/O drivers; and

C use of toggle mode.

## Rambus's Strategic Reasons for Delaying Any Disclosure of Pertinent Patents or Patent Applications

69. Rambus consciously chose not to disclose to JEDEC or to JEDEC's members the fact that Rambus possessed (or reasonably believed it possessed) patents and pending patents that would (or might) be infringed by devices built in accordance with JEDEC standards, for a variety of strategic reasons, including

- c a desire to avoid JEDEC developing alternative standards that worked around Rambus's technology;
- c a desire to place Rambus in a position to charge high royalties in the future based on use of Rambus technologies in JEDEC-compliant devices;
- C a desire to avoid any limitation on its freedom to license its patents to whomever it wished on whatever terms it wished; and
- C a desire to use its patent leverage over the JEDEC standards to limit competition between RDRAM and JEDEC-compliant DRAM.

## Rambus's Knowledge That JEDEC Members Were Unlikely to Accept Rambus's Desired Royalty Rates

70. Rambus knew that, were it to disclose patents or patent applications to JEDEC, its

92. Rambus knew that purchasers and other users of JEDEC-compliant DRAM technology – including manufacturers of computers, chipsets, graphics cards, and motherboards – would themselves become locked into the JEDEC standards.

93. Rambus knew that any effort to work around the JEDEC standard would face innumerable practical and economic impediments, including but not limited to the out-of-pocket costs